IDR - IIT Kharagpur
Fault Tolerant VLSI Architecture Design for Real-Time Signal Processing Applications
Login
IDR Home
→
2. Ph.D Theses of IIT Kharagpur
→
Electronics & Electrical Communication Engineering
→
Fault Tolerant VLSI Architecture Design for Real-Time Signal Processing Applications
→
View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.
Fault Tolerant VLSI Architecture Design for Real-Time Signal Processing Applications
Mukherjee, Atin
URI:
http://www.idr.iitkgp.ac.in/xmlui/handle/123456789/8338
Date:
2017-07-01
Show full item record
Files in this item
Name:
NB15804_Abstract.pdf
Size:
50.48Kb
Format:
PDF
View/
Open
Name:
NB15804_Thesis.pdf
Size:
2.252Mb
Format:
PDF
View/
Open
This item appears in the following Collection(s)
Fault Tolerant VLSI Architecture Design for Real-Time Signal Processing Applications
Search DSpace
Search DSpace
This Collection
Advanced Search
Browse
All of DSpace
Communities & Collections
By Issue Date
Authors
Titles
Subjects
This Collection
By Issue Date
Authors
Titles
Subjects
My Account
Login