Please use this identifier to cite or link to this item:
http://www.idr.iitkgp.ac.in/xmlui/handle/123456789/10563
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Prasad, N | - |
dc.date.accessioned | 2022-03-08T07:17:11Z | - |
dc.date.available | 2022-03-08T07:17:11Z | - |
dc.date.issued | 2018-04 | - |
dc.identifier.govdoc | NB16342 | - |
dc.identifier.uri | http://www.idr.iitkgp.ac.in/xmlui/handle/123456789/10563 | - |
dc.language.iso | en_US | en_US |
dc.publisher | IIT Kharagpur | en_US |
dc.subject | Network-on-chip | en_US |
dc.subject | Energy-efficiency | en_US |
dc.subject | Security analysis | en_US |
dc.subject | Digital signal processing | en_US |
dc.subject | Viterbi decoding | en_US |
dc.title | Energy-Efficient and Secure Network-On-Chip Architectures for Digital Signal Processing Applications | en_US |
dc.type | Thesis | en_US |
Appears in Collections: | Energy-Efficient and Secure Network-On-Chip Architectures for Digital Signal Processing Applications |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
NB16342_Abstract.pdf | 189.91 kB | Adobe PDF | View/Open | |
NB16342_Thesis.pdf Restricted Access | 2.72 MB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.